Comparing files power.rpt and ..\..\ver7\rev1\power.rpt
****** power.rpt
   Design Name: power
Fitting Status: Successful                          Date:  3- 7-1999,  5:50PM

****** ..\..\ver7\rev1\power.rpt
   Design Name: power
Fitting Status: Successful                          Date:  4-19-1999, 11:41PM

******

****** power.rpt
Name          Used              Used           Used            Used            
power         XC9572-15-PC84    36 /72  ( 50%) 85 /360 ( 23%)  31 /69  ( 44%) 

****** ..\..\ver7\rev1\power.rpt
Name          Used              Used           Used            Used            
power         XC9572-15-PC84    34 /72  ( 47%) 63 /360 ( 17%)  26 /69  ( 37%) 

******

****** power.rpt
------------------------------------|---------------------------------------
Input         :    4           4    |  I/O              :    30       33
Output        :   10          10    |  GCK/IO           :     1        2
Bidirectional :   16          16    |  GTS/IO           :     0        2
GCK           :    1           1    |  GSR/IO           :     0        1
****** ..\..\ver7\rev1\power.rpt
------------------------------------|---------------------------------------
Input         :    4           4    |  I/O              :    25       38
Output        :   13          13    |  GCK/IO           :     1        2
Bidirectional :    8           8    |  GTS/IO           :     0        2
GCK           :    1           1    |  GSR/IO           :     0        1
******

****** power.rpt
                 ----        ----
        Total     31          31

****** ..\..\ver7\rev1\power.rpt
                 ----        ----
        Total     26          26

******

****** power.rpt
There are 0 macrocells in high performance mode (MCHP).
There are 36 macrocells in low power mode (MCLP).
There are a total of 36 macrocells used (MC).

****** ..\..\ver7\rev1\power.rpt
There are 0 macrocells in high performance mode (MCHP).
There are 34 macrocells in low power mode (MCLP).
There are a total of 34 macrocells used (MC).

******

****** power.rpt

WARNING:nd7 - Signal 'FF_relay0_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
WARNING:nd7 - Signal 'FF_relay1_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
WARNING:nd7 - Signal 'FF_relay2_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
WARNING:nd7 - Signal 'FF_relay3_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
WARNING:nd7 - Signal 'FF_relay4_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
WARNING:nd7 - Signal 'FF_relay5_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
WARNING:nd7 - Signal 'FF_relay6_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
WARNING:nd7 - Signal 'FF_relay7_I_1/U1/Q/FDCP.TRST' evaluates to 'VCC'.
  The signal is removed.
***************Resources Used by Successfully Mapped Logic******************
****** ..\..\ver7\rev1\power.rpt

WARNING:xr5030 - Constant signal value '1' drives output signal 
'periph_req'.
WARNING:hi801 - Pin our_addr does not exist in the design.
WARNING:hi801 - Pin rev_req_cnt0 does not exist in the design.
WARNING:hi801 - Pin rev_req_cnt1 does not exist in the design.
WARNING:hi801 - Pin rev_req_sync does not exist in the design.
***************Resources Used by Successfully Mapped Logic******************
******

****** power.rpt
ack_rev             2       7       FB3_1   LOW  SLOW 25   I/O       O
byte_cnt0_Q         2       3       FB1_14  LOW       12   GCK/I/O   (b)
byte_cnt1_Q         2       4       FB1_13  LOW       20   I/O       (b)
data_mode_Q         2       5       FB1_11  LOW       10   GCK/I/O   (b)
host_clk_cnt0_Q     3       4       FB1_18  LOW       24   I/O       (b)
host_clk_cnt1_Q     3       4       FB1_17  LOW       15   I/O       (b)
host_clk_d1_Q       3       5       FB1_15  LOW       14   I/O       (b)
host_clk_d2_Q       1       1       FB4_18  LOW            (b)       (b)
our_addr            5       9       FB2_3   LOW  SLOW 67   I/O       O
par_rx_rising       1       5       FB4_4   LOW  SLOW 52   I/O       O
pdata0              3       4       FB3_4   LOW  SLOW 32   I/O       I/O
pdata1              2       4       FB2_1   LOW  SLOW 63   I/O       I/O
pdata2              3       4       FB2_4   LOW  SLOW 68   I/O       I/O
pdata3              2       4       FB2_6   LOW  SLOW 71   I/O       I/O
pdata4              3       4       FB2_8   LOW  SLOW 72   I/O       I/O
pdata5              2       4       FB2_12  LOW  SLOW 79   I/O       I/O
pdata6              3       4       FB2_15  LOW  SLOW 83   I/O       I/O
pdata7              2       4       FB2_17  LOW  SLOW 84   I/O       I/O
periph_ack          7       10      FB4_3   LOW  SLOW 51   I/O       O
periph_clk          4       7       FB4_7   LOW  SLOW 55   I/O       O
periph_req          2       3       FB3_13  LOW  SLOW 43   I/O       O
reg_num0_Q          2       6       FB1_9   LOW       9    GCK/I/O   GCK
reg_num1_Q          2       6       FB1_8   LOW       5    I/O       (b)
reg_num2_Q          2       6       FB1_6   LOW       3    I/O       (b)
relay0              2       10      FB1_1   LOW  SLOW 4    I/O       I/O
relay1              2       10      FB1_4   LOW  SLOW 7    I/O       I/O
relay2              2       10      FB1_7   LOW  SLOW 11   I/O       I/O
relay3              2       10      FB3_7   LOW  SLOW 35   I/O       I/O
relay4              2       10      FB4_13  LOW  SLOW 61   I/O       I/O
relay5              2       10      FB1_12  LOW  SLOW 18   I/O       I/O
relay6              2       10      FB1_16  LOW  SLOW 23   I/O       I/O
relay7              2       10      FB3_10  LOW  SLOW 40   I/O       I/O
rev_req_cnt0        2       3       FB4_1   LOW  SLOW 46   I/O       O
rev_req_cnt1        2       3       FB1_3   LOW  SLOW 6    I/O       O
rev_req_sync        1       1       FB1_10  LOW  SLOW 13   I/O       O
xflag               1       1       FB3_16  LOW  SLOW 45   I/O       O
****** ..\..\ver7\rev1\power.rpt
ack_rev             2       7       FB3_1   LOW  SLOW 25   I/O       O
data_mode_Q         2       5       FB4_15  LOW       65   I/O       (b)
host_clk_cnt0_Q     3       4       FB4_17  LOW       66   I/O       (b)
host_clk_cnt1_Q     3       4       FB4_16  LOW       62   I/O       (b)
host_clk_d1_Q       2       3       FB4_14  LOW       56   I/O       (b)
host_clk_d2_Q       1       1       FB4_6   LOW       54   I/O       (b)
our_addr_Q          5       9       FB4_18  LOW            (b)       (b)
par_rx_rising_Q     1       5       FB4_5   LOW       47   I/O       (b)
pdata0              1       1       FB3_4   LOW  SLOW 32   I/O       I/O
pdata1              1       1       FB2_1   LOW  SLOW 63   I/O       I/O
pdata2              1       1       FB2_4   LOW  SLOW 68   I/O       I/O
pdata3              1       1       FB2_6   LOW  SLOW 71   I/O       I/O
pdata4              1       1       FB2_8   LOW  SLOW 72   I/O       I/O
pdata5              1       1       FB2_12  LOW  SLOW 79   I/O       I/O
pdata6              1       1       FB2_15  LOW  SLOW 83   I/O       I/O
pdata7              1       1       FB2_17  LOW  SLOW 84   I/O       I/O
periph_ack          5       13      FB4_3   LOW  SLOW 51   I/O       O
periph_clk          3       5       FB4_7   LOW  SLOW 55   I/O       O
periph_req          0       0       FB3_13  LOW  SLOW 43   I/O       O
reg_num0_Q          2       6       FB4_12  LOW       58   I/O       (b)
reg_num1_Q          2       6       FB4_11  LOW       53   I/O       I
reg_num2_Q          2       6       FB4_10  LOW       57   I/O       (b)
relay0              2       8       FB1_1   LOW  SLOW 4    I/O       O
relay1              2       8       FB1_4   LOW  SLOW 7    I/O       O
relay2              2       8       FB1_7   LOW  SLOW 11   I/O       O
relay3              2       8       FB3_7   LOW  SLOW 35   I/O       O
relay4              2       8       FB4_13  LOW  SLOW 61   I/O       O
relay5              2       8       FB1_12  LOW  SLOW 18   I/O       O
relay6              2       8       FB1_16  LOW  SLOW 23   I/O       O
relay7              2       8       FB3_10  LOW  SLOW 40   I/O       O
rev_req_cnt0_Q      2       3       FB4_9   LOW       50   I/O       (b)
rev_req_cnt1_Q      2       3       FB4_8   LOW       48   I/O       (b)
rev_req_sync_Q      1       1       FB4_4   LOW       52   I/O       (b)
xflag               1       1       FB3_16  LOW  SLOW 45   I/O       O
******

****** power.rpt
Block       Macrocells  Used        Used        Pt Used     Req       Avail 
FB1          16          31          31           34         2/5       18   
FB2           8          18          18           22         1/7       17   
FB3           6          17          17           12         3/3       17   
FB4           6          22          22           17         4/1       17   
            ----                                -----       -----     ----- 
             36                                   85        10/16      69   
*********************************** FB1 ***********************************
Number of function block inputs used/remaining:               31/5
Number of signals used by logic mapping into function block:  31
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
****** ..\..\ver7\rev1\power.rpt
Block       Macrocells  Used        Used        Pt Used     Req       Avail 
FB1           5          16          16           10         5/0       18   
FB2           7           1           1            7         0/7       17   
FB3           6          14          14            8         5/1       17   
FB4          16          28          28           38         3/0       17   
            ----                                -----       -----     ----- 
             34                                   63        13/8       69   
*********************************** FB1 ***********************************
Number of function block inputs used/remaining:               16/20
Number of signals used by logic mapping into function block:  16
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
******

****** power.rpt
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
relay0                2       0     0   3     FB1_1   LOW   4     I/O     I/O
(unused)              0       0     0   5     FB1_2         1     I/O     
rev_req_cnt1          2       0     0   3     FB1_3   LOW   6     I/O     O
relay1                2       0     0   3     FB1_4   LOW   7     I/O     I/O
(unused)              0       0     0   5     FB1_5         2     I/O     
reg_num2_Q            2       0     0   3     FB1_6   LOW   3     I/O     (b)
relay2                2       0     0   3     FB1_7   LOW   11    I/O     I/O
reg_num1_Q            2       0     0   3     FB1_8   LOW   5     I/O     (b)
reg_num0_Q            2       0     0   3     FB1_9   LOW   9     GCK/I/O GCK
rev_req_sync          1       0     0   4     FB1_10  LOW   13    I/O     O
data_mode_Q           2       0     0   3     FB1_11  LOW   10    GCK/I/O (b)
relay5                2       0     0   3     FB1_12  LOW   18    I/O     I/O
byte_cnt1_Q           2       0     0   3     FB1_13  LOW   20    I/O     (b)
byte_cnt0_Q           2       0     0   3     FB1_14  LOW   12    GCK/I/O (b)
host_clk_d1_Q         3       0     0   2     FB1_15  LOW   14    I/O     (b)
relay6                2       0     0   3     FB1_16  LOW   23    I/O     I/O
host_clk_cnt1_Q       3       0     0   2     FB1_17  LOW   15    I/O     (b)
host_clk_cnt0_Q       3       0     0   2     FB1_18  LOW   24    I/O     (b)

****** ..\..\ver7\rev1\power.rpt
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
relay0                2       0     0   3     FB1_1   LOW   4     I/O     O
(unused)              0       0     0   5     FB1_2         1     I/O     
(unused)              0       0     0   5     FB1_3         6     I/O     
relay1                2       0     0   3     FB1_4   LOW   7     I/O     O
(unused)              0       0     0   5     FB1_5         2     I/O     
(unused)              0       0     0   5     FB1_6         3     I/O     
relay2                2       0     0   3     FB1_7   LOW   11    I/O     O
(unused)              0       0     0   5     FB1_8         5     I/O     
(unused)              0       0     0   5     FB1_9         9     GCK/I/O GCK
(unused)              0       0     0   5     FB1_10        13    I/O     
(unused)              0       0     0   5     FB1_11        10    GCK/I/O 
relay5                2       0     0   3     FB1_12  LOW   18    I/O     O
(unused)              0       0     0   5     FB1_13        20    I/O     
(unused)              0       0     0   5     FB1_14        12    GCK/I/O 
(unused)              0       0     0   5     FB1_15        14    I/O     
relay6                2       0     0   3     FB1_16  LOW   23    I/O     O
(unused)              0       0     0   5     FB1_17        15    I/O     
(unused)              0       0     0   5     FB1_18        24    I/O     

******

****** power.rpt
Signals Used by Logic in Function Block
  1: ack_rev           12: our_addr          22: reg_num2_Q.LFBK  
  2: byte_cnt0_Q.LFBK  13: par_rx_rising     23: relay0.LFBK      
  3: byte_cnt1_Q.LFBK  14: pdata0.PIN        24: relay1.LFBK      
  4: data_mode_Q.LFBK  15: pdata1.PIN        25: relay2.LFBK      
  5: ecp_mode          16: pdata2.PIN        26: relay5.LFBK      
  6: host_ack          17: pdata5.PIN        27: relay6.LFBK      
  7: host_clk          18: pdata6.PIN        28: rev_req          
  8: host_clk_cnt0_Q.LFBK 19: periph_ack        29: rev_req_cnt0     
  9: host_clk_cnt1_Q.LFBK 20: reg_num0_Q.LFBK   30: rev_req_cnt1.LFBK
 10: host_clk_d1_Q.LFBK 21: reg_num1_Q.LFBK   31: rev_req_sync.LFBK
 11: host_clk_d2_Q    

****** ..\..\ver7\rev1\power.rpt
Signals Used by Logic in Function Block
  1: data_mode_Q        7: pdata5.PIN        12: relay0.LFBK      
  2: our_addr_Q         8: pdata6.PIN        13: relay1.LFBK      
  3: par_rx_rising_Q    9: reg_num0_Q        14: relay2.LFBK      
  4: pdata0.PIN        10: reg_num1_Q        15: relay5.LFBK      
  5: pdata1.PIN        11: reg_num2_Q        16: relay6.LFBK      
  6: pdata2.PIN       

******

****** power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
relay0               .XXX.......XXX.....XXXX................. 10      10
rev_req_cnt1         ............................XXX......... 3       3
relay1               .XXX.......XX.X....XXX.X................ 10      10
reg_num2_Q           X...XX......X..X.....X.................. 6       6
relay2               .XXX.......XX..X...XXX..X............... 10      10
reg_num1_Q           X...XX......X.X.....X................... 6       6
reg_num0_Q           X...XX......XX.....X.................... 6       6
rev_req_sync         ...........................X............ 1       1
data_mode_Q          X...XX.....X......X..................... 5       5
relay5               .XXX.......XX...X..XXX...X.............. 10      10
byte_cnt1_Q          .XXX........X........................... 4       4
byte_cnt0_Q          .X.X........X........................... 3       3
host_clk_d1_Q        X...XXX....X............................ 5       5
relay6               .XXX.......XX....X.XXX....X............. 10      10
host_clk_cnt1_Q      .......XXXX............................. 4       4
host_clk_cnt0_Q      .......XXXX............................. 4       4
                    0----+----1----+----2----+----3----+----4
****** ..\..\ver7\rev1\power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
relay0               XXXX....XXXX............................ 8       8
relay1               XXX.X...XXX.X........................... 8       8
relay2               XXX..X..XXX..X.......................... 8       8
relay5               XXX...X.XXX...X......................... 8       8
relay6               XXX....XXXX....X........................ 8       8
                    0----+----1----+----2----+----3----+----4
******

****** power.rpt
*********************************** FB2 ***********************************
Number of function block inputs used/remaining:               18/18
Number of signals used by logic mapping into function block:  18
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
****** ..\..\ver7\rev1\power.rpt
*********************************** FB2 ***********************************
Number of function block inputs used/remaining:               1/35
Number of signals used by logic mapping into function block:  1
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
******

****** power.rpt
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
pdata1                2       0     0   3     FB2_1   LOW   63    I/O     I/O
(unused)              0       0     0   5     FB2_2         69    I/O     
our_addr              5       0     0   0     FB2_3   LOW   67    I/O     O
pdata2                3       0     0   2     FB2_4   LOW   68    I/O     I/O
(unused)              0       0     0   5     FB2_5         70    I/O     
pdata3                2       0     0   3     FB2_6   LOW   71    I/O     I/O
(unused)              0       0     0   5     FB2_7         76    GTS/I/O 
pdata4                3       0     0   2     FB2_8   LOW   72    I/O     I/O
(unused)              0       0     0   5     FB2_9         74    GSR/I/O 
****** ..\..\ver7\rev1\power.rpt
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
pdata1                1       0     0   4     FB2_1   LOW   63    I/O     I/O
(unused)              0       0     0   5     FB2_2         69    I/O     
(unused)              0       0     0   5     FB2_3         67    I/O     
pdata2                1       0     0   4     FB2_4   LOW   68    I/O     I/O
(unused)              0       0     0   5     FB2_5         70    I/O     
pdata3                1       0     0   4     FB2_6   LOW   71    I/O     I/O
(unused)              0       0     0   5     FB2_7         76    GTS/I/O 
pdata4                1       0     0   4     FB2_8   LOW   72    I/O     I/O
(unused)              0       0     0   5     FB2_9         74    GSR/I/O 
******

****** power.rpt
(unused)              0       0     0   5     FB2_11        77    GTS/I/O 
pdata5                2       0     0   3     FB2_12  LOW   79    I/O     I/O
(unused)              0       0     0   5     FB2_13        80    I/O     
****** ..\..\ver7\rev1\power.rpt
(unused)              0       0     0   5     FB2_11        77    GTS/I/O 
pdata5                1       0     0   4     FB2_12  LOW   79    I/O     I/O
(unused)              0       0     0   5     FB2_13        80    I/O     
******

****** power.rpt
(unused)              0       0     0   5     FB2_14        81    I/O     
pdata6                3       0     0   2     FB2_15  LOW   83    I/O     I/O
(unused)              0       0     0   5     FB2_16        82    I/O     
pdata7                2       0     0   3     FB2_17  LOW   84    I/O     I/O
(unused)              0       0     0   5     FB2_18              (b)     
****** ..\..\ver7\rev1\power.rpt
(unused)              0       0     0   5     FB2_14        81    I/O     
pdata6                1       0     0   4     FB2_15  LOW   83    I/O     I/O
(unused)              0       0     0   5     FB2_16        82    I/O     
pdata7                1       0     0   4     FB2_17  LOW   84    I/O     I/O
(unused)              0       0     0   5     FB2_18              (b)     
******

****** power.rpt
Signals Used by Logic in Function Block
  1: ack_rev            7: par_rx_rising     13: relay2.PIN       
  2: byte_cnt0_Q        8: pdata3.PIN        14: relay3.PIN       
  3: byte_cnt1_Q        9: pdata4.PIN        15: relay4.PIN       
  4: ecp_mode          10: pdata5.PIN        16: relay5.PIN       
  5: host_ack          11: pdata6.PIN        17: relay6.PIN       
  6: our_addr.LFBK     12: relay1.PIN        18: relay7.PIN       

****** ..\..\ver7\rev1\power.rpt
Signals Used by Logic in Function Block
  1: ack_rev          

******

****** power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
pdata1               XXX........X............................ 4       4
our_addr             X..XXXXXXXX............................. 9       9
pdata2               XXX.........X........................... 4       4
pdata3               XXX..........X.......................... 4       4
pdata4               XXX...........X......................... 4       4
pdata5               XXX............X........................ 4       4
pdata6               XXX.............X....................... 4       4
pdata7               XXX..............X...................... 4       4
                    0----+----1----+----2----+----3----+----4
****** ..\..\ver7\rev1\power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
pdata1               X....................................... 1       1
pdata2               X....................................... 1       1
pdata3               X....................................... 1       1
pdata4               X....................................... 1       1
pdata5               X....................................... 1       1
pdata6               X....................................... 1       1
pdata7               X....................................... 1       1
                    0----+----1----+----2----+----3----+----4
******

****** power.rpt
*********************************** FB3 ***********************************
Number of function block inputs used/remaining:               17/19
Number of signals used by logic mapping into function block:  17
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
****** ..\..\ver7\rev1\power.rpt
*********************************** FB3 ***********************************
Number of function block inputs used/remaining:               14/22
Number of signals used by logic mapping into function block:  14
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
******

****** power.rpt
(unused)              0       0     0   5     FB3_3         31    I/O     
pdata0                3       0     0   2     FB3_4   LOW   32    I/O     I/O
(unused)              0       0     0   5     FB3_5         19    I/O     
****** ..\..\ver7\rev1\power.rpt
(unused)              0       0     0   5     FB3_3         31    I/O     
pdata0                1       0     0   4     FB3_4   LOW   32    I/O     I/O
(unused)              0       0     0   5     FB3_5         19    I/O     
******

****** power.rpt
(unused)              0       0     0   5     FB3_6         34    I/O     
relay3                2       0     0   3     FB3_7   LOW   35    I/O     I/O
(unused)              0       0     0   5     FB3_8         21    I/O     
****** ..\..\ver7\rev1\power.rpt
(unused)              0       0     0   5     FB3_6         34    I/O     
relay3                2       0     0   3     FB3_7   LOW   35    I/O     O
(unused)              0       0     0   5     FB3_8         21    I/O     
******

****** power.rpt
(unused)              0       0     0   5     FB3_9         26    I/O     
relay7                2       0     0   3     FB3_10  LOW   40    I/O     I/O
(unused)              0       0     0   5     FB3_11        33    I/O     I
****** ..\..\ver7\rev1\power.rpt
(unused)              0       0     0   5     FB3_9         26    I/O     
relay7                2       0     0   3     FB3_10  LOW   40    I/O     O
(unused)              0       0     0   5     FB3_11        33    I/O     I
******

****** power.rpt
(unused)              0       0     0   5     FB3_12        41    I/O     
periph_req            2       0     0   3     FB3_13  LOW   43    I/O     O
(unused)              0       0     0   5     FB3_14        36    I/O     
****** ..\..\ver7\rev1\power.rpt
(unused)              0       0     0   5     FB3_12        41    I/O     
periph_req            0       0     0   5     FB3_13  LOW   43    I/O     O
(unused)              0       0     0   5     FB3_14        36    I/O     
******

****** power.rpt
Signals Used by Logic in Function Block
  1: ack_rev.LFBK       7: par_rx_rising     13: relay0.PIN       
  2: byte_cnt0_Q        8: pdata3.PIN        14: relay3.LFBK      
  3: byte_cnt1_Q        9: pdata7.PIN        15: relay7.LFBK      
  4: data_mode_Q       10: reg_num0_Q        16: rev_req_cnt0     
  5: ecp_mode          11: reg_num1_Q        17: rev_req_cnt1     
  6: our_addr          12: reg_num2_Q       

****** ..\..\ver7\rev1\power.rpt
Signals Used by Logic in Function Block
  1: ack_rev.LFBK       6: pdata3.PIN        11: relay3.LFBK      
  2: data_mode_Q        7: pdata7.PIN        12: relay7.LFBK      
  3: ecp_mode           8: reg_num0_Q        13: rev_req_cnt0_Q   
  4: our_addr_Q         9: reg_num1_Q        14: rev_req_cnt1_Q   
  5: par_rx_rising_Q   10: reg_num2_Q       

******

****** power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
ack_rev              X....X...XXX...XX....................... 7       7
pdata0               XXX.........X........................... 4       4
relay3               .XXX.XXX.XXX.X.......................... 10      10
relay7               .XXX.XX.XXXX..X......................... 10      10
periph_req           .XX........X............................ 3       3
xflag                ....X................................... 1       1
                    0----+----1----+----2----+----3----+----4
****** ..\..\ver7\rev1\power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
ack_rev              X..X...XXX..XX.......................... 7       7
pdata0               X....................................... 1       1
relay3               .X.XXX.XXXX............................. 8       8
relay7               .X.XX.XXXX.X............................ 8       8
periph_req           ........................................ 0       0
xflag                ..X..................................... 1       1
                    0----+----1----+----2----+----3----+----4
******

****** power.rpt
*********************************** FB4 ***********************************
Number of function block inputs used/remaining:               22/14
Number of signals used by logic mapping into function block:  22
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
****** ..\..\ver7\rev1\power.rpt
*********************************** FB4 ***********************************
Number of function block inputs used/remaining:               28/8
Number of signals used by logic mapping into function block:  28
Signal              Total   Imp   Exp Unused  Loc     Pwr   Pin   Pin     Pin
******

****** power.rpt
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
rev_req_cnt0          2       0     0   3     FB4_1   LOW   46    I/O     O
(unused)              0       0   \/1   4     FB4_2         44    I/O     I
periph_ack            7       2<-   0   0     FB4_3   LOW   51    I/O     O
par_rx_rising         1       0   /\1   3     FB4_4   LOW   52    I/O     O
(unused)              0       0     0   5     FB4_5         47    I/O     
(unused)              0       0     0   5     FB4_6         54    I/O     
periph_clk            4       0     0   1     FB4_7   LOW   55    I/O     O
(unused)              0       0     0   5     FB4_8         48    I/O     
(unused)              0       0     0   5     FB4_9         50    I/O     
(unused)              0       0     0   5     FB4_10        57    I/O     
(unused)              0       0     0   5     FB4_11        53    I/O     I
(unused)              0       0     0   5     FB4_12        58    I/O     
relay4                2       0     0   3     FB4_13  LOW   61    I/O     I/O
(unused)              0       0     0   5     FB4_14        56    I/O     
(unused)              0       0     0   5     FB4_15        65    I/O     
(unused)              0       0     0   5     FB4_16        62    I/O     
(unused)              0       0     0   5     FB4_17        66    I/O     
host_clk_d2_Q         1       0     0   4     FB4_18  LOW         (b)     (b)

****** ..\..\ver7\rev1\power.rpt
Name                Pt      Pt    Pt  Pt              Mode   #    Type    Use
(unused)              0       0     0   5     FB4_1         46    I/O     
(unused)              0       0     0   5     FB4_2         44    I/O     I
periph_ack            5       0     0   0     FB4_3   LOW   51    I/O     O
rev_req_sync_Q        1       0     0   4     FB4_4   LOW   52    I/O     (b)
par_rx_rising_Q       1       0     0   4     FB4_5   LOW   47    I/O     (b)
host_clk_d2_Q         1       0     0   4     FB4_6   LOW   54    I/O     (b)
periph_clk            3       0     0   2     FB4_7   LOW   55    I/O     O
rev_req_cnt1_Q        2       0     0   3     FB4_8   LOW   48    I/O     (b)
rev_req_cnt0_Q        2       0     0   3     FB4_9   LOW   50    I/O     (b)
reg_num2_Q            2       0     0   3     FB4_10  LOW   57    I/O     (b)
reg_num1_Q            2       0     0   3     FB4_11  LOW   53    I/O     I
reg_num0_Q            2       0     0   3     FB4_12  LOW   58    I/O     (b)
relay4                2       0     0   3     FB4_13  LOW   61    I/O     O
host_clk_d1_Q         2       0     0   3     FB4_14  LOW   56    I/O     (b)
data_mode_Q           2       0     0   3     FB4_15  LOW   65    I/O     (b)
host_clk_cnt1_Q       3       0     0   2     FB4_16  LOW   62    I/O     (b)
host_clk_cnt0_Q       3       0     0   2     FB4_17  LOW   66    I/O     (b)
our_addr_Q            5       0     0   0     FB4_18  LOW         (b)     (b)

******

****** power.rpt
Signals Used by Logic in Function Block
  1: ack_rev            9: host_clk_d1_Q     16: reg_num0_Q       
  2: byte_cnt0_Q       10: host_clk_d2_Q.LFBK 17: reg_num1_Q       
  3: byte_cnt1_Q       11: our_addr          18: reg_num2_Q       
  4: data_mode_Q       12: par_rx_rising.LFBK 19: relay4.LFBK      
  5: ecp_mode          13: pdata4.PIN        20: rev_req_cnt0.LFBK
  6: host_ack          14: periph_ack.LFBK   21: rev_req_cnt1     
  7: host_clk_cnt0_Q   15: periph_clk.LFBK   22: rev_req_sync     
  8: host_clk_cnt1_Q  

****** ..\..\ver7\rev1\power.rpt
Signals Used by Logic in Function Block
  1: ack_rev           11: par_rx_rising_Q.LFBK 20: periph_clk.LFBK  
  2: data_mode_Q.LFBK  12: pdata0.PIN        21: reg_num0_Q.LFBK  
  3: ecp_mode          13: pdata1.PIN        22: reg_num1_Q.LFBK  
  4: host_ack          14: pdata2.PIN        23: reg_num2_Q.LFBK  
  5: host_clk          15: pdata3.PIN        24: relay4.LFBK      
  6: host_clk_cnt0_Q.LFBK 16: pdata4.PIN        25: rev_req          
  7: host_clk_cnt1_Q.LFBK 17: pdata5.PIN        26: rev_req_cnt0_Q.LFBK
  8: host_clk_d1_Q.LFBK 18: pdata6.PIN        27: rev_req_cnt1_Q.LFBK
  9: host_clk_d2_Q.LFBK 19: periph_ack.LFBK   28: rev_req_sync_Q.LFBK
 10: our_addr_Q.LFBK  

******

****** power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
rev_req_cnt0         ...................XXX.................. 3       3
periph_ack           X...XXXX.XX..X.....XX................... 10      10
par_rx_rising        ......XXXX...X.......................... 5       5
periph_clk           XXX...XX.X....X......................... 7       7
relay4               .XXX......XXX..XXXX..................... 10      10
host_clk_d2_Q        ........X............................... 1       1
                    0----+----1----+----2----+----3----+----4
****** ..\..\ver7\rev1\power.rpt
Name                0----+----0----+----0----+----0----+----0 Used    Inputs
periph_ack           X..X.XX.XX....XXXXX......XX............. 13      13
rev_req_sync_Q       ........................X............... 1       1
par_rx_rising_Q      .....XXXX.........X..................... 5       5
host_clk_d2_Q        .......X................................ 1       1
periph_clk           X....XX.X..........X.................... 5       5
rev_req_cnt1_Q       .........................XXX............ 3       3
rev_req_cnt0_Q       .........................XXX............ 3       3
reg_num2_Q           X.XX......X..X........X................. 6       6
reg_num1_Q           X.XX......X.X........X.................. 6       6
reg_num0_Q           X.XX......XX........X................... 6       6
relay4               .X.......XX....X....XXXX................ 8       8
host_clk_d1_Q        X..XX................................... 3       3
data_mode_Q          X.XX.....X........X..................... 5       5
host_clk_cnt1_Q      .....XXXX............................... 4       4
host_clk_cnt0_Q      .....XXXX............................... 4       4
our_addr_Q           X.XX.....XX...XXXX...................... 9       9
                    0----+----1----+----2----+----3----+----4
******

****** power.rpt

/pdata0  =  byte_cnt1_Q
       +  relay0.PIN */byte_cnt0_Q    
   pdata0.TRST = /ack_rev.LFBK
****** ..\..\ver7\rev1\power.rpt

 pdata0  = Gnd    
   pdata0.TRST = /ack_rev.LFBK
******

****** power.rpt

 pdata1  = /relay1.PIN */byte_cnt0_Q */byte_cnt1_Q    
   pdata1.TRST = /ack_rev
****** ..\..\ver7\rev1\power.rpt

 pdata1  = Gnd    
   pdata1.TRST = /ack_rev
******

****** power.rpt

/pdata2  =  byte_cnt1_Q
       +  relay2.PIN */byte_cnt0_Q    
   pdata2.TRST = /ack_rev
****** ..\..\ver7\rev1\power.rpt

 pdata2  = Vcc    
   pdata2.TRST = /ack_rev
******

****** power.rpt

 pdata3  = /relay3.PIN */byte_cnt0_Q */byte_cnt1_Q    
   pdata3.TRST = /ack_rev
****** ..\..\ver7\rev1\power.rpt

 pdata3  = Vcc    
   pdata3.TRST = /ack_rev
******

****** power.rpt

/pdata4  =  byte_cnt1_Q
       +  relay4.PIN */byte_cnt0_Q    
   pdata4.TRST = /ack_rev
****** ..\..\ver7\rev1\power.rpt

 pdata4  = Gnd    
   pdata4.TRST = /ack_rev
******

****** power.rpt

 pdata5  = /relay5.PIN */byte_cnt0_Q */byte_cnt1_Q    
   pdata5.TRST = /ack_rev
****** ..\..\ver7\rev1\power.rpt

 pdata5  = Gnd    
   pdata5.TRST = /ack_rev
******

****** power.rpt

/pdata6  =  byte_cnt1_Q
       +  relay6.PIN */byte_cnt0_Q    
   pdata6.TRST = /ack_rev
****** ..\..\ver7\rev1\power.rpt

 pdata6  = Vcc    
   pdata6.TRST = /ack_rev
******

****** power.rpt

 pdata7  = /relay7.PIN */byte_cnt0_Q */byte_cnt1_Q    
   pdata7.TRST = /ack_rev
****** ..\..\ver7\rev1\power.rpt

 pdata7  = Vcc    
   pdata7.TRST = /ack_rev
******

****** power.rpt

 relay0.T  =  pdata0.PIN * relay0.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK
       + /pdata0.PIN */relay0.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK    
   relay0.CLKF =  clk7d5        ;FCLK/GCK
   relay0.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 ack_rev.T  = /ack_rev.LFBK */rev_req_cnt0_Q */rev_req_cnt1_Q
       +  ack_rev.LFBK * our_addr_Q */reg_num0_Q */reg_num1_Q
           * reg_num2_Q * rev_req_cnt0_Q * rev_req_cnt1_Q    
   ack_rev.CLKF =  clk7d5       ;FCLK/GCK
   ack_rev.PRLD =  GND

******

****** power.rpt

 relay1.T  =  pdata1.PIN * relay1.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK
       + /pdata1.PIN */relay1.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK    
   relay1.CLKF =  clk7d5        ;FCLK/GCK
   relay1.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 periph_ack.T  = /ack_rev */periph_ack.LFBK
       + /ack_rev */rev_req_cnt0_Q.LFBK */rev_req_cnt1_Q.LFBK
       +  ack_rev * periph_ack.LFBK * host_clk_cnt0_Q.LFBK * host_clk_cnt1_Q.LFBK
           * host_clk_d2_Q.LFBK
       + /periph_ack.LFBK * host_clk_cnt0_Q.LFBK * host_clk_cnt1_Q.LFBK
           */host_clk_d2_Q.LFBK * our_addr_Q.LFBK
       + /host_ack * pdata3.PIN */pdata4.PIN */pdata5.PIN */pdata6.PIN
           */periph_ack.LFBK * host_clk_cnt0_Q.LFBK * host_clk_cnt1_Q.LFBK
           */host_clk_d2_Q.LFBK    
   periph_ack.CLKF =  clk7d5    ;FCLK/GCK
   periph_ack.PRLD =  GND

******

****** power.rpt

 relay2.T  =  pdata2.PIN * relay2.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK
       + /pdata2.PIN */relay2.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK    
   relay2.CLKF =  clk7d5        ;FCLK/GCK
   relay2.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 periph_clk.T  =  ack_rev */periph_clk.LFBK
       + /periph_clk.LFBK * host_clk_cnt0_Q.LFBK * host_clk_cnt1_Q.LFBK
           */host_clk_d2_Q.LFBK
       + /ack_rev * periph_clk.LFBK * host_clk_cnt0_Q.LFBK * host_clk_cnt1_Q.LFBK
           * host_clk_d2_Q.LFBK    
   periph_clk.CLKF =  clk7d5    ;FCLK/GCK
   periph_clk.PRLD =  GND

******

****** power.rpt

 relay3.T  =  pdata3.PIN * relay3.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q */byte_cnt1_Q * data_mode_Q * reg_num0_Q
           */reg_num1_Q */reg_num2_Q
       + /pdata3.PIN */relay3.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q */byte_cnt1_Q * data_mode_Q * reg_num0_Q
           */reg_num1_Q */reg_num2_Q    
   relay3.CLKF =  clk7d5        ;FCLK/GCK
   relay3.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 periph_req  = Vcc    

 relay0.T  =  pdata0.PIN */relay0.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q
       + /pdata0.PIN * relay0.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q    
   relay0.CLKF =  clk7d5        ;FCLK/GCK
   relay0.PRLD =  GND

******

****** power.rpt

 relay4.T  =  pdata4.PIN * relay4.LFBK * our_addr * par_rx_rising.LFBK
           */byte_cnt0_Q */byte_cnt1_Q * data_mode_Q * reg_num0_Q
           */reg_num1_Q */reg_num2_Q
       + /pdata4.PIN */relay4.LFBK * our_addr * par_rx_rising.LFBK
           */byte_cnt0_Q */byte_cnt1_Q * data_mode_Q * reg_num0_Q
           */reg_num1_Q */reg_num2_Q    
   relay4.CLKF =  clk7d5        ;FCLK/GCK
   relay4.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 relay1.T  =  pdata1.PIN */relay1.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q
       + /pdata1.PIN * relay1.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q    
   relay1.CLKF =  clk7d5        ;FCLK/GCK
   relay1.PRLD =  GND

******

****** power.rpt

 relay5.T  =  pdata5.PIN * relay5.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK
       + /pdata5.PIN */relay5.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK    
   relay5.CLKF =  clk7d5        ;FCLK/GCK
   relay5.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 relay2.T  =  pdata2.PIN */relay2.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q
       + /pdata2.PIN * relay2.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q    
   relay2.CLKF =  clk7d5        ;FCLK/GCK
   relay2.PRLD =  GND

******

****** power.rpt

 relay6.T  =  pdata6.PIN * relay6.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK
       + /pdata6.PIN */relay6.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q.LFBK */byte_cnt1_Q.LFBK * data_mode_Q.LFBK
           * reg_num0_Q.LFBK */reg_num1_Q.LFBK */reg_num2_Q.LFBK    
   relay6.CLKF =  clk7d5        ;FCLK/GCK
   relay6.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 relay3.T  =  pdata3.PIN */relay3.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q
       + /pdata3.PIN * relay3.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q    
   relay3.CLKF =  clk7d5        ;FCLK/GCK
   relay3.PRLD =  GND

******

****** power.rpt

 relay7.T  =  pdata7.PIN * relay7.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q */byte_cnt1_Q * data_mode_Q * reg_num0_Q
           */reg_num1_Q */reg_num2_Q
       + /pdata7.PIN */relay7.LFBK * our_addr * par_rx_rising
           */byte_cnt0_Q */byte_cnt1_Q * data_mode_Q * reg_num0_Q
           */reg_num1_Q */reg_num2_Q    
   relay7.CLKF =  clk7d5        ;FCLK/GCK
   relay7.PRLD =  VCC

****** ..\..\ver7\rev1\power.rpt

 relay4.T  =  pdata4.PIN */relay4.LFBK * data_mode_Q.LFBK * our_addr_Q.LFBK
           * par_rx_rising_Q.LFBK * reg_num0_Q.LFBK */reg_num1_Q.LFBK
           */reg_num2_Q.LFBK
       + /pdata4.PIN * relay4.LFBK * data_mode_Q.LFBK * our_addr_Q.LFBK
           * par_rx_rising_Q.LFBK * reg_num0_Q.LFBK */reg_num1_Q.LFBK
           */reg_num2_Q.LFBK    
   relay4.CLKF =  clk7d5        ;FCLK/GCK
   relay4.PRLD =  GND

******

****** power.rpt

 ack_rev.T  = /ack_rev.LFBK */rev_req_cnt0 */rev_req_cnt1
       +  ack_rev.LFBK * our_addr * rev_req_cnt0 * rev_req_cnt1
           */reg_num0_Q */reg_num1_Q * reg_num2_Q    
   ack_rev.CLKF =  clk7d5       ;FCLK/GCK
   ack_rev.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 relay5.T  =  pdata5.PIN */relay5.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q
       + /pdata5.PIN * relay5.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q    
   relay5.CLKF =  clk7d5        ;FCLK/GCK
   relay5.PRLD =  GND

******

****** power.rpt

 our_addr.T  =  ecp_mode */host_ack * pdata5.PIN * ack_rev * our_addr.LFBK
           * par_rx_rising
       +  ecp_mode */host_ack * pdata4.PIN * ack_rev * our_addr.LFBK
           * par_rx_rising
       +  ecp_mode */host_ack */pdata3.PIN * ack_rev * our_addr.LFBK
           * par_rx_rising
       +  ecp_mode */host_ack * pdata6.PIN * ack_rev * our_addr.LFBK
           * par_rx_rising
       +  ecp_mode */host_ack * pdata3.PIN */pdata4.PIN */pdata5.PIN
           */pdata6.PIN * ack_rev */our_addr.LFBK * par_rx_rising    
   our_addr.CLKF =  clk7d5      ;FCLK/GCK
   our_addr.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 relay6.T  =  pdata6.PIN */relay6.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q
       + /pdata6.PIN * relay6.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q    
   relay6.CLKF =  clk7d5        ;FCLK/GCK
   relay6.PRLD =  GND

******

****** power.rpt

 par_rx_rising :=  periph_ack.LFBK * host_clk_cnt0_Q * host_clk_cnt1_Q
           * host_clk_d1_Q */host_clk_d2_Q.LFBK    
   par_rx_rising.CLKF =  clk7d5 ;FCLK/GCK
   par_rx_rising.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 relay7.T  =  pdata7.PIN */relay7.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q
       + /pdata7.PIN * relay7.LFBK * data_mode_Q * our_addr_Q
           * par_rx_rising_Q * reg_num0_Q */reg_num1_Q */reg_num2_Q    
   relay7.CLKF =  clk7d5        ;FCLK/GCK
   relay7.PRLD =  GND

******

****** power.rpt

 periph_ack.T  = /ack_rev */periph_ack.LFBK
       +  host_ack */our_addr */periph_ack.LFBK
       + /ecp_mode */our_addr */periph_ack.LFBK
       + /ack_rev * our_addr */rev_req_cnt0.LFBK */rev_req_cnt1
       + /periph_ack.LFBK * host_clk_cnt0_Q * host_clk_cnt1_Q
           */host_clk_d2_Q.LFBK    
;Imported pterms
       +  ack_rev * our_addr * periph_ack.LFBK * host_clk_cnt0_Q
           * host_clk_cnt1_Q * host_clk_d2_Q.LFBK    
;Imported pterms
       +  ecp_mode */host_ack * ack_rev * periph_ack.LFBK * host_clk_cnt0_Q
           * host_clk_cnt1_Q * host_clk_d2_Q.LFBK
   periph_ack.CLKF =  clk7d5    ;FCLK/GCK
   periph_ack.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 xflag  =  ecp_mode    

 data_mode_Q :=  ecp_mode * host_ack * ack_rev * our_addr_Q.LFBK
       +  ecp_mode */ack_rev * periph_ack.LFBK * our_addr_Q.LFBK    
   data_mode_Q.CLKF =  clk7d5   ;FCLK/GCK
   data_mode_Q.PRLD =  GND

******

****** power.rpt

 periph_clk.T  =  ack_rev */periph_clk.LFBK
       + /ack_rev * periph_clk.LFBK * host_clk_cnt0_Q * host_clk_cnt1_Q
           * host_clk_d2_Q.LFBK
       + /periph_clk.LFBK */byte_cnt1_Q * host_clk_cnt0_Q * host_clk_cnt1_Q
           */host_clk_d2_Q.LFBK
       + /periph_clk.LFBK */byte_cnt0_Q * host_clk_cnt0_Q * host_clk_cnt1_Q
           */host_clk_d2_Q.LFBK    
   periph_clk.CLKF =  clk7d5    ;FCLK/GCK
   periph_clk.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

/host_clk_cnt0_Q :=  host_clk_cnt0_Q.LFBK */host_clk_cnt1_Q.LFBK
       + /host_clk_d1_Q.LFBK * host_clk_d2_Q.LFBK
       +  host_clk_d1_Q.LFBK */host_clk_d2_Q.LFBK    
   host_clk_cnt0_Q.CLKF =  clk7d5       ;FCLK/GCK
   host_clk_cnt0_Q.PRLD =  GND

******

****** power.rpt

/periph_req  = /byte_cnt1_Q * reg_num2_Q
       + /byte_cnt0_Q * reg_num2_Q    

/rev_req_cnt0.T  =  rev_req_cnt0.LFBK * rev_req_cnt1 * rev_req_sync
       + /rev_req_cnt0.LFBK */rev_req_cnt1 */rev_req_sync    
   rev_req_cnt0.CLKF =  clk7d5  ;FCLK/GCK
   rev_req_cnt0.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

/host_clk_cnt1_Q := /host_clk_cnt0_Q.LFBK */host_clk_cnt1_Q.LFBK
       + /host_clk_d1_Q.LFBK * host_clk_d2_Q.LFBK
       +  host_clk_d1_Q.LFBK */host_clk_d2_Q.LFBK    
   host_clk_cnt1_Q.CLKF =  clk7d5       ;FCLK/GCK
   host_clk_cnt1_Q.PRLD =  GND

******

****** power.rpt

 rev_req_cnt1.T  =  rev_req_cnt0 */rev_req_cnt1.LFBK * rev_req_sync.LFBK
       + /rev_req_cnt0 * rev_req_cnt1.LFBK */rev_req_sync.LFBK    
   rev_req_cnt1.CLKF =  clk7d5  ;FCLK/GCK
   rev_req_cnt1.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 host_clk_d1_Q := /host_ack */ack_rev
       +  host_clk * ack_rev    
   host_clk_d1_Q.CLKF =  clk7d5 ;FCLK/GCK
   host_clk_d1_Q.PRLD =  GND

******

****** power.rpt

 rev_req_sync := /rev_req    
   rev_req_sync.CLKF =  clk7d5  ;FCLK/GCK
   rev_req_sync.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 host_clk_d2_Q :=  host_clk_d1_Q.LFBK    
   host_clk_d2_Q.CLKF =  clk7d5 ;FCLK/GCK
   host_clk_d2_Q.PRLD =  GND

******

****** power.rpt

 xflag  =  ecp_mode    

 byte_cnt0_Q.T  =  par_rx_rising * data_mode_Q.LFBK
       +  byte_cnt0_Q.LFBK */data_mode_Q.LFBK    
   byte_cnt0_Q.CLKF =  clk7d5   ;FCLK/GCK
   byte_cnt0_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 our_addr_Q.T  =  ecp_mode */host_ack * pdata4.PIN * ack_rev * our_addr_Q.LFBK
           * par_rx_rising_Q.LFBK
       +  ecp_mode */host_ack */pdata3.PIN * ack_rev * our_addr_Q.LFBK
           * par_rx_rising_Q.LFBK
       +  ecp_mode */host_ack * pdata6.PIN * ack_rev * our_addr_Q.LFBK
           * par_rx_rising_Q.LFBK
       +  ecp_mode */host_ack * pdata5.PIN * ack_rev * our_addr_Q.LFBK
           * par_rx_rising_Q.LFBK
       +  ecp_mode */host_ack * pdata3.PIN */pdata4.PIN */pdata5.PIN
           */pdata6.PIN * ack_rev */our_addr_Q.LFBK * par_rx_rising_Q.LFBK    
   our_addr_Q.CLKF =  clk7d5    ;FCLK/GCK
   our_addr_Q.PRLD =  GND

******

****** power.rpt

 byte_cnt1_Q.T  =  byte_cnt1_Q.LFBK */data_mode_Q.LFBK
       +  par_rx_rising * byte_cnt0_Q.LFBK * data_mode_Q.LFBK    
   byte_cnt1_Q.CLKF =  clk7d5   ;FCLK/GCK
   byte_cnt1_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 par_rx_rising_Q :=  periph_ack.LFBK * host_clk_cnt0_Q.LFBK * host_clk_cnt1_Q.LFBK
           * host_clk_d1_Q.LFBK */host_clk_d2_Q.LFBK    
   par_rx_rising_Q.CLKF =  clk7d5       ;FCLK/GCK
   par_rx_rising_Q.PRLD =  GND

******

****** power.rpt

 data_mode_Q :=  ecp_mode * host_ack * ack_rev * our_addr
       +  ecp_mode */ack_rev * our_addr * periph_ack    
   data_mode_Q.CLKF =  clk7d5   ;FCLK/GCK
   data_mode_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 reg_num0_Q.T  =  ecp_mode */host_ack * pdata0.PIN * ack_rev * par_rx_rising_Q.LFBK
           */reg_num0_Q.LFBK
       +  ecp_mode */host_ack */pdata0.PIN * ack_rev * par_rx_rising_Q.LFBK
           * reg_num0_Q.LFBK    
   reg_num0_Q.CLKF =  clk7d5    ;FCLK/GCK
   reg_num0_Q.PRLD =  GND

******

****** power.rpt

/host_clk_cnt0_Q := /host_clk_d1_Q.LFBK * host_clk_d2_Q
       +  host_clk_d1_Q.LFBK */host_clk_d2_Q
       +  host_clk_cnt0_Q.LFBK */host_clk_cnt1_Q.LFBK    
   host_clk_cnt0_Q.CLKF =  clk7d5       ;FCLK/GCK
   host_clk_cnt0_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 reg_num1_Q.T  =  ecp_mode */host_ack * pdata1.PIN * ack_rev * par_rx_rising_Q.LFBK
           */reg_num1_Q.LFBK
       +  ecp_mode */host_ack */pdata1.PIN * ack_rev * par_rx_rising_Q.LFBK
           * reg_num1_Q.LFBK    
   reg_num1_Q.CLKF =  clk7d5    ;FCLK/GCK
   reg_num1_Q.PRLD =  GND

******

****** power.rpt

/host_clk_cnt1_Q := /host_clk_d1_Q.LFBK * host_clk_d2_Q
       +  host_clk_d1_Q.LFBK */host_clk_d2_Q
       + /host_clk_cnt0_Q.LFBK */host_clk_cnt1_Q.LFBK    
   host_clk_cnt1_Q.CLKF =  clk7d5       ;FCLK/GCK
   host_clk_cnt1_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 reg_num2_Q.T  =  ecp_mode */host_ack * pdata2.PIN * ack_rev * par_rx_rising_Q.LFBK
           */reg_num2_Q.LFBK
       +  ecp_mode */host_ack */pdata2.PIN * ack_rev * par_rx_rising_Q.LFBK
           * reg_num2_Q.LFBK    
   reg_num2_Q.CLKF =  clk7d5    ;FCLK/GCK
   reg_num2_Q.PRLD =  GND

******

****** power.rpt

/host_clk_d1_Q :=  host_ack */ack_rev * our_addr
       + /host_clk * ack_rev * our_addr
       +  ecp_mode */host_ack */host_clk * ack_rev    
   host_clk_d1_Q.CLKF =  clk7d5 ;FCLK/GCK
   host_clk_d1_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

/rev_req_cnt0_Q.T  =  rev_req_cnt0_Q.LFBK * rev_req_cnt1_Q.LFBK * rev_req_sync_Q.LFBK
       + /rev_req_cnt0_Q.LFBK */rev_req_cnt1_Q.LFBK */rev_req_sync_Q.LFBK    
   rev_req_cnt0_Q.CLKF =  clk7d5        ;FCLK/GCK
   rev_req_cnt0_Q.PRLD =  GND

******

****** power.rpt

 host_clk_d2_Q :=  host_clk_d1_Q    
   host_clk_d2_Q.CLKF =  clk7d5 ;FCLK/GCK
   host_clk_d2_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 rev_req_cnt1_Q.T  =  rev_req_cnt0_Q.LFBK */rev_req_cnt1_Q.LFBK * rev_req_sync_Q.LFBK
       + /rev_req_cnt0_Q.LFBK * rev_req_cnt1_Q.LFBK */rev_req_sync_Q.LFBK    
   rev_req_cnt1_Q.CLKF =  clk7d5        ;FCLK/GCK
   rev_req_cnt1_Q.PRLD =  GND

******

****** power.rpt

 reg_num0_Q.T  =  ecp_mode */host_ack * pdata0.PIN * ack_rev * par_rx_rising
           */reg_num0_Q.LFBK
       +  ecp_mode */host_ack */pdata0.PIN * ack_rev * par_rx_rising
           * reg_num0_Q.LFBK    
   reg_num0_Q.CLKF =  clk7d5    ;FCLK/GCK
   reg_num0_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

 rev_req_sync_Q := /rev_req    
   rev_req_sync_Q.CLKF =  clk7d5        ;FCLK/GCK
   rev_req_sync_Q.PRLD =  GND

******

****** power.rpt

 reg_num1_Q.T  =  ecp_mode */host_ack * pdata1.PIN * ack_rev * par_rx_rising
           */reg_num1_Q.LFBK
       +  ecp_mode */host_ack */pdata1.PIN * ack_rev * par_rx_rising
           * reg_num1_Q.LFBK    
   reg_num1_Q.CLKF =  clk7d5    ;FCLK/GCK
   reg_num1_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

****************************  Device Pin Out ****************************

Device : XC9572-15-PC84

******

****** power.rpt

 reg_num2_Q.T  =  ecp_mode */host_ack * pdata2.PIN * ack_rev * par_rx_rising
           */reg_num2_Q.LFBK
       +  ecp_mode */host_ack */pdata2.PIN * ack_rev * par_rx_rising
           * reg_num2_Q.LFBK    
   reg_num2_Q.CLKF =  clk7d5    ;FCLK/GCK
   reg_num2_Q.PRLD =  GND

****** ..\..\ver7\rev1\power.rpt

           r     c     r        r           p  p           p              
           e     l     e        e           d  d           d              
           l  P  k     l  P  P  l  P  P  P  a  a  P  P  P  a     P  P  P  
           a  G  7  G  a  G  G  a  G  G  G  t  t  G  G  G  t  V  G  G  G  
           y  N  d  N  y  N  N  y  N  N  N  a  a  N  N  N  a  C  N  N  N  
           2  D  5  D  1  D  D  0  D  D  D  7  6  D  D  D  5  C  D  D  D  
           --------------------------------------------------------------  
          /11 10 9  8  7  6  5  4  3  2  1  84 83 82 81 80 79 78 77 76 75 \
    PGND | 12                                                          74 | PGND
    PGND | 13                                                          73 | VCC
    PGND | 14                                                          72 | pdata4
    PGND | 15                                                          71 | pdata3
     GND | 16                                                          70 | PGND
host_ack | 17                                                          69 | PGND
  relay5 | 18                                                          68 | pdata2
    PGND | 19                                                          67 | PGND
    PGND | 20                                                          66 | PGND
    PGND | 21                       XC9572-15-PC84                     65 | PGND
     VCC | 22                                                          64 | VCC
  relay6 | 23                                                          63 | pdata1
    PGND | 24                                                          62 | PGND
 ack_rev | 25                                                          61 | relay4
    PGND | 26                                                          60 | GND
     GND | 27                                                          59 | TDO
     TDI | 28                                                          58 | PGND
     TMS | 29                                                          57 | PGND
     TCK | 30                                                          56 | PGND
    PGND | 31                                                          55 | periph_clk
  pdata0 | 32                                                          54 | PGND
         \ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 /
           --------------------------------------------------------------  
           r  P  r  P  P  V  P  r  P  G  p  e  x  P  P  P  G  P  p  P  h  
           e  G  e  G  G  C  G  e  G  N  e  c  f  G  G  G  N  G  e  G  o  
           v  N  l  N  N  C  N  l  N  D  r  p  l  N  N  N  D  N  r  N  s  
           _  D  a  D  D     D  a  D     i  _  a  D  D  D     D  i  D  t  
           r     y              y        p  m  g                 p     _  
           e     3              7        h  o                    h     c  
           q                             _  d                    _     l  
                                         r  e                    a     k  
                                         e                       c        
                                         q                       k        

******

****** power.rpt

****************************  Device Pin Out ****************************

Device : XC9572-15-PC84


                              r                                               
                              e                                               
                              v                                               
                              _                                               
                              r                                               
                              e                                               
               r     c     r  q     r           p  p           p              
               e     l     e  _     e           d  d           d              
               l  P  k     l  c  P  l  P  P  P  a  a  P  P  P  a     P  P  P  
               a  G  7  G  a  n  G  a  G  G  G  t  t  G  G  G  t  V  G  G  G  
               y  N  d  N  y  t  N  y  N  N  N  a  a  N  N  N  a  C  N  N  N  
               2  D  5  D  1  1  D  0  D  D  D  7  6  D  D  D  5  C  D  D  D  
               --------------------------------------------------------------  
              /11 10 9  8  7  6  5  4  3  2  1  84 83 82 81 80 79 78 77 76 75 \
        PGND | 12                                                          74 | PGND
rev_req_sync | 13                                                          73 | VCC
        PGND | 14                                                          72 | pdata4
        PGND | 15                                                          71 | pdata3
         GND | 16                                                          70 | PGND
    host_ack | 17                                                          69 | PGND
      relay5 | 18                                                          68 | pdata2
        PGND | 19                                                          67 | our_addr
        PGND | 20                                                          66 | PGND
        PGND | 21                       XC9572-15-PC84                     65 | PGND
         VCC | 22                                                          64 | VCC
      relay6 | 23                                                          63 | pdata1
        PGND | 24                                                          62 | PGND
     ack_rev | 25                                                          61 | relay4
        PGND | 26                                                          60 | GND
         GND | 27                                                          59 | TDO
         TDI | 28                                                          58 | PGND
         TMS | 29                                                          57 | PGND
         TCK | 30                                                          56 | PGND
        PGND | 31                                                          55 | periph_clk
      pdata0 | 32                                                          54 | PGND
             \ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 /
               --------------------------------------------------------------  
               r  P  r  P  P  V  P  r  P  G  p  e  x  r  P  P  G  P  p  p  h  
               e  G  e  G  G  C  G  e  G  N  e  c  f  e  G  G  N  G  e  a  o  
               v  N  l  N  N  C  N  l  N  D  r  p  l  v  N  N  D  N  r  r  s  
               _  D  a  D  D     D  a  D     i  _  a  _  D  D     D  i  _  t  
               r     y              y        p  m  g  r              p  r  _  
               e     3              7        h  o     e              h  x  c  
               q                             _  d     q              _  _  l  
                                             r  e     _              a  r  k  
                                             e        c              c  i     
                                             q        n              k  s     
                                                      t                 i     
                                                      0                 n     
                                                                        g     


Legend : PGND = Tie pin to GND for additional ground path or leave unconnected
****** ..\..\ver7\rev1\power.rpt

Legend : PGND = Tie pin to GND for additional ground path or leave unconnected
******


